US6334194B1 - Fault tolerant computer employing double-redundant structure - Google Patents

Fault tolerant computer employing double-redundant structure Download PDF

Info

Publication number
US6334194B1
US6334194B1 US09/187,483 US18748398A US6334194B1 US 6334194 B1 US6334194 B1 US 6334194B1 US 18748398 A US18748398 A US 18748398A US 6334194 B1 US6334194 B1 US 6334194B1
Authority
US
United States
Prior art keywords
fault tolerant
output
judgment section
operation controller
tolerant computer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/187,483
Inventor
Hiroki Hihara
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Space Technologies Ltd
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Assigned to NEC CORPORATION reassignment NEC CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HIHARA, HIROKI
Assigned to NEC TOSHIBA SPACE SYSTEMS, LTD. reassignment NEC TOSHIBA SPACE SYSTEMS, LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NEC CORPORATION
Application granted granted Critical
Publication of US6334194B1 publication Critical patent/US6334194B1/en
Assigned to NEC SPACE TECHNOLOGIES, LTD. reassignment NEC SPACE TECHNOLOGIES, LTD. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: NEC TOSHIBA SPACE SYSTEMS, LTD.
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/16Error detection or correction of the data by redundancy in hardware
    • G06F11/1629Error detection by comparing the output of redundant processing systems
    • G06F11/1633Error detection by comparing the output of redundant processing systems using mutual exchange of the output between the redundant processing components
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/0703Error or fault processing not based on redundancy, i.e. by taking additional measures to deal with the error or fault not making use of redundancy in operation, in hardware, or in data representation
    • G06F11/0706Error or fault processing not based on redundancy, i.e. by taking additional measures to deal with the error or fault not making use of redundancy in operation, in hardware, or in data representation the processing taking place on a specific hardware platform or in a specific software environment
    • G06F11/0721Error or fault processing not based on redundancy, i.e. by taking additional measures to deal with the error or fault not making use of redundancy in operation, in hardware, or in data representation the processing taking place on a specific hardware platform or in a specific software environment within a central processing unit [CPU]
    • G06F11/0724Error or fault processing not based on redundancy, i.e. by taking additional measures to deal with the error or fault not making use of redundancy in operation, in hardware, or in data representation the processing taking place on a specific hardware platform or in a specific software environment within a central processing unit [CPU] in a multiprocessor or a multi-core unit
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/16Error detection or correction of the data by redundancy in hardware
    • G06F11/1629Error detection by comparing the output of redundant processing systems
    • G06F11/165Error detection by comparing the output of redundant processing systems with continued operation after detection of the error
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/0703Error or fault processing not based on redundancy, i.e. by taking additional measures to deal with the error or fault not making use of redundancy in operation, in hardware, or in data representation
    • G06F11/079Root cause analysis, i.e. error or fault diagnosis
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/14Error detection or correction of the data by redundancy in operation
    • G06F11/1497Details of time redundant execution on a single processing unit

Definitions

  • the present invention relates to fault tolerant computers, in particular, those comprising plural (two or more) operation controllers.
  • a conventional computer system as shown in FIG. 4 which comprises plural operation controllers, and in which even if one of the operation controllers is damaged, operations can be restarted or continued.
  • Such a system is called a “fault tolerant computer system” using the multiprocessor method.
  • outputs from all operation controllers are compared and the damaged controller is detected according to a majority decision system or the like. Then, the output of the detected damaged controller is masked or the damaged controller is separated from the system.
  • Japanese Patent Application, First Publication, No. Hei 1-288928 discloses an example of such a computer system, in which outputs from plural subsystems are collected to a single judgment circuit and these outputs from these subsystems are compared, and also with diagnostic information, a correct output is detected and output.
  • Japanese Patent Application, First Publication, No. Hei 6-149605 discloses a judging method which essentially uses distributed processing without using a single judgment circuit.
  • the system according to this method does not use an intensive judgment circuit as used in the above system of No. Hei 1-288928, and thus is known as a fault tolerant computer system having tolerance even for a fault of a judgment circuit itself.
  • the first problem is that each operator as a constituent of the parallel processing system must have equal operation control functions and capabilities in conventional techniques, which causes an increase of the size, power consumption, and the weight of the system.
  • the above problem relating to the fault tolerant computer using a parallel structure is due to a situation in that outputs of plural operation controllers are compared and an operation controller having a transient or permanent fault is identified so as to output data which is regarded to be the most accurate to outside the operation controller.
  • plural operation controllers for performing similar operational and control processes that is, substantially equal operation controllers are necessary.
  • the second problem is that a system having at least a triplet structure is necessary for realizing real-time identification of an operation controller having a transient or permanent fault in conventional techniques. It causes an increase of the size, power consumption, and the weight of the system.
  • the third problem is that it is impossible in conventional techniques to dynamically perform switching between (i) an arrangement having plural operation controllers which are simultaneously operated and (ii) a stand-by redundant arrangement in which only one operation controller is operated and the other operation controllers are not operated at the same time.
  • the fourth problem is that it is also impossible in conventional techniques to dynamically perform switching between (i) an arrangement having plural operation controllers which become simultaneously operable so as to make these operation controllers perform the same operational control for realizing a multiplexed system, and (ii) an arrangement for distributed processing in which some operation controllers perform different control operations so as to distribute functions and by which operational control capability as a system is improved and damage at a single point destroying all functions is prevented.
  • an object of the present invention is to make it possible to judge and separate a damaged element by using a double-redundant structure without using a triple (or greater)-redundant structure, and to decrease the number of necessary modules, the size, the weight, the power consumption of the system and to simplify the circuit and system arrangement so as to improve the properties and capabilities of the system.
  • Another object of the present invention is to make it possible to dynamically perform switching between the stand-by redundant arrangement and the simultaneous operation arrangement with respect to plural operation controllers.
  • Another object of the present invention is to realize an arrangement which has no necessity to satisfy a condition that plural operation controllers are equal and of the same kind, and to minimize the structure for satisfying necessary reliability so as to decrease the size, the weight, and the power consumption of the system, and further to make it possible to dynamically change the arrangement and to distribute functions so as to improve reliability.
  • the present invention provides a fault tolerant computer comprising plural operation controllers, wherein when one of the operation controllers is damaged, the damaged operation controller is identified and separated from the system of the fault tolerant computer, and the fault tolerant computer has a double-redundant structure including two of the operation controllers, and has diagnosis means for obtaining additional diagnosis information for identifying and separating the damaged operation controller when one of the two operation controllers is damaged.
  • the fault tolerant computer may further comprise two judgment sections corresponding to each operation controller in the double-redundant structure, each judgment section for comparing an output from the operation controller connected to the present judgment section with an output from the operation controller connected to the other judgment section, wherein one judgment section receives a signal indicating a comparison result from the other judgment section, and collates this signal and a comparison result obtained in the present judgment section with reference to the diagnosis information so as to judge whether the output from the operation controller connected to the present judgment section is correct.
  • each operation controller outputs diagnosis information into the diagnosis means before this operation controller outputs an output, and if disagreement is detected in the collation of the judgment section, then according to the input diagnosis information, it is judged whether the output from the operation controller connected to the present judgment section is correct.
  • the damaged operation controller having a permanent or transient fault can be real-time-identified even with the double-redundant structure and without using a triple or greater-redundant structure; thus, the size, the weight, and the power consumption of the system can be reduced.
  • the above diagnosis means may be constructed as a specifically minimized hardware or may have a structure similar to the operation controller or the judgment section, or may have a much more improved structure.
  • the fault tolerant computer may further comprise means for separating the one side of the double-redundant structure from the system of the fault tolerant computer.
  • the computer may further comprise means for setting the power of the separated side to be off so as to make a stand-by redundant arrangement if necessary.
  • the fault tolerant computer may further comprise means for directly outputting an output from the operation controller connected to the present judgment section without comparing it with an output from the operation controller connected to the other judgment section. Therefore, a result of another calculation can be directly and independently output outside the system.
  • the output may be output outside the system or may be blocked, and the incorrect side of the double-redundant system may be set to a stand-by mode by turning the power of the side off.
  • any timing is possible for performing the comparing operation in the judgment section, and any timing is also possible for outputting the output obtained from the operation controller to a bus or the like. Therefore, the operation controllers may also perform different operations from each other, and there is no necessity that the operation controllers have the same structure and function. Accordingly, each operation controller may have the most optimal construction and function, and thus the size, the weight, and the power consumption of the system can be reduced.
  • an operation controller having a permanent or transient fault can be identified by comparing a target output from each operation controller of the redundant structure, and there is no necessity that the plural operation controllers be equal with each other.
  • the parallel structure dynamic switching between different arrangements is possible, and the operational control capability of the system can be improved, and damage at a single point destroying all functions can be prevented.
  • FIG. 1 is a block diagram showing the construction of a fault tolerant computer as an embodiment according to the present invention.
  • FIG. 2 is a block diagram showing the internal structure of the judgment section in the fault tolerant computer of FIG. 1 .
  • FIG. 3 is a timing chart showing the timing of the operations of the fault tolerant computer of FIG. 1 .
  • FIG. 4 is a block diagram showing the construction of a conventional fault tolerant computer.
  • FIG. 1 is a block diagram showing the structure of a fault tolerant computer as an embodiment according to the present invention.
  • Judgment section 5 compares an output from operation controller 2 which is connected to the present judgment section ( 5 ) with an output from another operation controller 1 via another judgment section 3 , and judges whether the output from the present operation controller 2 is proper with reference to signals from the other judgment section 3 and examination and diagnosis section 4 .
  • the judgment section 3 has a similar comparison and judgment function with respect to the other side consisting of operation controller 2 and judgment section 5 .
  • operation controller 1 functions as a master and an output from this controller 1 is output to bus 20
  • judgment section 5 judges that the output from operation controller 1 is incorrect and the output from operation controller 2 is correct
  • the section 5 outputs the output of operation controller 2 to bus 20 instead of judgment section 3 , and processing is continued by operating the operation controller 2 as a master.
  • Any timing is possible for performing the above comparing operation, and any timing is also possible for outputting the output obtained from the operation controller to the bus 20 .
  • operation controllers 1 and 2 Only when each of the operation controllers 1 and 2 outputs data to bus 20 , the comparing and judging operation is performed. Therefore, there is no necessity that operation controllers 1 and 2 always perform similar operations. That is, the operation controllers 1 and 2 may respectively perform different operations except for the operation of outputting data to bus 20 , and there is also no necessity that software programs for operating these controllers are the same. In addition, there is also no necessity that the operation controllers themselves are the same and different hardware arrangements are possible.
  • the judgment section 5 has a function of bypassing diagnosis signals from examination and diagnosis section 4 and judgment section 3 .
  • the system is equally constructed only by operation controller 1 , judgment section 3 , and examination and diagnosis section 4 .
  • the power of operation controller 1 can be off so as to put this controller in a stand-by state.
  • the reliability of a stand-by redundant model in which one of the doublet sections is normally made non-operational and is operated when the presently-operational section is damaged, is higher than that of a model in which both doublet sections are always operational. That is, in the structure of the present embodiment, it is possible to dynamically switch between a simultaneously operational doublet arrangement for detecting and correcting a transient fault and a stand-by redundant arrangement for improving long-term reliability. This switching can be performed according to a target objective.
  • the judgment section 5 has an output line 19 for directly outputting a portion of the output from operation controller 2 without comparing this portion with an output from another operation controller.
  • the operation controller 2 can perform a different operation from that performed by the operation controller 1 . That is, distributed and parallel processing is possible.
  • FIG. 2 shows the internal structure of the judgment section 5 of the present fault tolerant computer.
  • the judgment section 3 has a similar internal structure.
  • the output from operation controller 2 is input into buffer 25 .
  • the judgment section 5 functions as a master, relevant data is output from this buffer 25 to internal bus 20 of the system.
  • data in the bus 20 is input into comparator 26 via input line 24 .
  • data output from the operation controller 2 is compared with the data output from the bus 20 . If both data agree with each other, data stored in the buffer 25 is output outside the system. If disagreement of data is detected by the comparator 26 , then data in a buffer in the judgment section 3 at the slave side is output outside the system.
  • These situations are shown in the timing chart in FIG. 4 .
  • This operation is based on a premise that two or more errors do not simultaneously happen in a specific period, that is, only a single error may happen in a specific period. It is known that this premise can be satisfactorily used in practical applications.
  • the judgment section 5 receives signals from the other judgment section 3 and the examination and diagnosis section 4 , via lines 32 and 30 for inputting comparison results. These signals respectively indicate true or false comparison results of judgment section 3 and examination and diagnosis section 4 .
  • the judgment section 5 collates these results and a comparison result obtained in the section 5 itself so as to judge whether the output from operation controller 2 (connected to the present judgment section 5 ) is correct.
  • the examination and diagnosis section supplies additional information.
  • additional information Various methods are possible for obtaining such additional information. Here, two representative examples will be shown.
  • diagnosis information of the operation controller before an output is output from this operation controller is input into the examination and diagnosis section. If disagreement is detected in the collation of the judgment section, then according to the diagnosis information input into the examination and diagnosis section, the output from the side which is regarded abnormal is judged to be erroneous.
  • diagnosis information data indicating a memory-accessing error or data indicating a watchdog-timer overflow may be used.
  • the method of the first example is mainly used for detecting a permanent damage (called a hard error), while the method of the second example is mainly used for detecting transient damage (called a soft error). According to these methods, even in a doublet system of the operation controller and the judgment section, when damage is detected, it is possible to judge the abnormal side.
  • the examination and diagnosis section can be constructed using much more simpler hardware in comparison with the structures of the operation controller and the judgment section. There is no necessity that the structure of the examination and diagnosis section has a similar structure to the operation controller and the judgment section, and the system as a resource can almost equal the construction of the doublet system. Therefore, the size, the weight, and the power consumption can be reduced.
  • the examination and diagnosis section may have a structure similar to those of the other operation controller and judgment section. In this case, the system arrangement almost equals the triplet structure.
  • buffer 25 comprises data output line 19 which is not connected to the internal bus 20 in the system.
  • the data output via this output line 19 is not compared with data output from the other side. Therefore, it is possible to output a result of a different operation from that performed in the other side, and thus a parallel and function-distributed arrangement is realized.
  • master-authority transfer output 13 , comparison results 32 , 31 , 24 , and 30 can be bypassed.
  • processor 37 including a bypass switch, and switch 33 and 35 are provided. If the above possible elements (for the bypassing operation) are all bypassed, the present operation controller and the judgment section are separated from the system. If the power of these separated parts is turned off, a stand-by redundant arrangement is realized.
  • the present embodiment can realize a fault tolerant computer whose structure can be dynamically changed.
  • a typical concrete example is a computer system mounted in an artificial satellite, used for data processing or attitude and orbit control. Such a computer system is operated in space where no maintenance can be performed; thus, high reliability is necessary.
  • one side (of the doublet structure) is operational and the power of the other side is set to be off so as to realize a stand-by redundant arrangement.
  • static reliability of the system can be improved.
  • static reliability is insufficient for coping with transient damage, as described above.
  • attitude control is performed for putting the satellite into an orbit
  • an accurate operation must be performed at a specific time.
  • static reliability is insufficient and both sides in the system should be made operational so as to compare both sides.
  • Such a switching arrangement can be realized in the judgment section in FIG. 1 by switching the on-off states of each signal line (refer to FIG. 2) for operating the bypassing function.
  • observation data or the like is processed, general operational capability of the computer system can be improved by operating both sides and simultaneously by distributing functions using parallel processing.

Abstract

A fault tolerant computer comprising plural operation controllers is provided, which can judge and separate a damaged element by using a double-redundant structure without using a triple or greater-redundant structure. The computer comprises two judgment sections corresponding to each operation controller in the double-redundant structure, and each judgment section compares an output from the operation controller connected to the present judgment section with an output from the operation controller connected to the other judgment section, wherein one judgment section receives a signal indicating a comparison result from the other judgment section, and collates this signal and a comparison result obtained in the present judgment section with reference to additional diagnosis information so as to judge whether the output from the operation controller connected to the present judgment section is correct.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to fault tolerant computers, in particular, those comprising plural (two or more) operation controllers.
This application is based on Patent Application No. Hei 9-306074 filed in Japan, the contents of which are incorporated herein by reference.
2. Description of the Related Art
A conventional computer system as shown in FIG. 4 is known, which comprises plural operation controllers, and in which even if one of the operation controllers is damaged, operations can be restarted or continued. Such a system is called a “fault tolerant computer system” using the multiprocessor method. When one of the operation controllers as constituent of the computer system is damaged, outputs from all operation controllers are compared and the damaged controller is detected according to a majority decision system or the like. Then, the output of the detected damaged controller is masked or the damaged controller is separated from the system.
Japanese Patent Application, First Publication, No. Hei 1-288928 discloses an example of such a computer system, in which outputs from plural subsystems are collected to a single judgment circuit and these outputs from these subsystems are compared, and also with diagnostic information, a correct output is detected and output.
On the other hand, Japanese Patent Application, First Publication, No. Hei 6-149605 discloses a judging method which essentially uses distributed processing without using a single judgment circuit. The system according to this method does not use an intensive judgment circuit as used in the above system of No. Hei 1-288928, and thus is known as a fault tolerant computer system having tolerance even for a fault of a judgment circuit itself.
The above-described conventional fault tolerant computers have the following problems.
The first problem is that each operator as a constituent of the parallel processing system must have equal operation control functions and capabilities in conventional techniques, which causes an increase of the size, power consumption, and the weight of the system.
The above problem relating to the fault tolerant computer using a parallel structure is due to a situation in that outputs of plural operation controllers are compared and an operation controller having a transient or permanent fault is identified so as to output data which is regarded to be the most accurate to outside the operation controller. To realize such a circumstance, plural operation controllers for performing similar operational and control processes, that is, substantially equal operation controllers are necessary.
The second problem is that a system having at least a triplet structure is necessary for realizing real-time identification of an operation controller having a transient or permanent fault in conventional techniques. It causes an increase of the size, power consumption, and the weight of the system.
This is because regarding a structure including plural operation controllers, when one of them is damaged, at least a triplet structure is necessary for identifying the damaged operation controller. In contrast, with a doublet structure, real-time identification of a damaged operation controller is impossible when one of the operation controllers is damaged.
The third problem is that it is impossible in conventional techniques to dynamically perform switching between (i) an arrangement having plural operation controllers which are simultaneously operated and (ii) a stand-by redundant arrangement in which only one operation controller is operated and the other operation controllers are not operated at the same time.
The reason is that a judgment section or examination and diagnosis section for identifying a fault operation controller and for separating it from the system does not normally operate unless it always receives plural inputs.
The fourth problem is that it is also impossible in conventional techniques to dynamically perform switching between (i) an arrangement having plural operation controllers which become simultaneously operable so as to make these operation controllers perform the same operational control for realizing a multiplexed system, and (ii) an arrangement for distributed processing in which some operation controllers perform different control operations so as to distribute functions and by which operational control capability as a system is improved and damage at a single point destroying all functions is prevented.
The reason is also that a judgment section or examination and diagnosis section for identifying a fault operation controller and for separating it from the system does not normally operate unless it always receives plural inputs.
SUMMARY OF THE INVENTION
Regarding a fault tolerant computer comprising plural operation controllers, an object of the present invention is to make it possible to judge and separate a damaged element by using a double-redundant structure without using a triple (or greater)-redundant structure, and to decrease the number of necessary modules, the size, the weight, the power consumption of the system and to simplify the circuit and system arrangement so as to improve the properties and capabilities of the system.
Another object of the present invention is to make it possible to dynamically perform switching between the stand-by redundant arrangement and the simultaneous operation arrangement with respect to plural operation controllers.
Further another object of the present invention is to realize an arrangement which has no necessity to satisfy a condition that plural operation controllers are equal and of the same kind, and to minimize the structure for satisfying necessary reliability so as to decrease the size, the weight, and the power consumption of the system, and further to make it possible to dynamically change the arrangement and to distribute functions so as to improve reliability.
Therefore, the present invention provides a fault tolerant computer comprising plural operation controllers, wherein when one of the operation controllers is damaged, the damaged operation controller is identified and separated from the system of the fault tolerant computer, and the fault tolerant computer has a double-redundant structure including two of the operation controllers, and has diagnosis means for obtaining additional diagnosis information for identifying and separating the damaged operation controller when one of the two operation controllers is damaged.
The fault tolerant computer may further comprise two judgment sections corresponding to each operation controller in the double-redundant structure, each judgment section for comparing an output from the operation controller connected to the present judgment section with an output from the operation controller connected to the other judgment section, wherein one judgment section receives a signal indicating a comparison result from the other judgment section, and collates this signal and a comparison result obtained in the present judgment section with reference to the diagnosis information so as to judge whether the output from the operation controller connected to the present judgment section is correct.
It is possible that each operation controller outputs diagnosis information into the diagnosis means before this operation controller outputs an output, and if disagreement is detected in the collation of the judgment section, then according to the input diagnosis information, it is judged whether the output from the operation controller connected to the present judgment section is correct.
It is also possible that if disagreement is detected in the collation of the judgment section, then the output from the operation controller connected to the present judgment section is input into the diagnosis means and recalculations are performed in both operation controllers, and outputs obtained by the recalculations and the output before the recalculations are compared for judging whether the output from the operation controller connected to the present judgment section is correct.
Accordingly, the damaged operation controller having a permanent or transient fault can be real-time-identified even with the double-redundant structure and without using a triple or greater-redundant structure; thus, the size, the weight, and the power consumption of the system can be reduced.
The above diagnosis means may be constructed as a specifically minimized hardware or may have a structure similar to the operation controller or the judgment section, or may have a much more improved structure.
The fault tolerant computer may further comprise means for separating the one side of the double-redundant structure from the system of the fault tolerant computer. In this case, the computer may further comprise means for setting the power of the separated side to be off so as to make a stand-by redundant arrangement if necessary.
It is also possible that in the double-redundant structure having the two judgment sections, the fault tolerant computer may further comprise means for directly outputting an output from the operation controller connected to the present judgment section without comparing it with an output from the operation controller connected to the other judgment section. Therefore, a result of another calculation can be directly and independently output outside the system.
According to the present invention, if it is judged that the output from the operation controller connected to the present judgment section is incorrect, then the output may be output outside the system or may be blocked, and the incorrect side of the double-redundant system may be set to a stand-by mode by turning the power of the side off.
In addition, any timing is possible for performing the comparing operation in the judgment section, and any timing is also possible for outputting the output obtained from the operation controller to a bus or the like. Therefore, the operation controllers may also perform different operations from each other, and there is no necessity that the operation controllers have the same structure and function. Accordingly, each operation controller may have the most optimal construction and function, and thus the size, the weight, and the power consumption of the system can be reduced.
The following arrangements are also possible in the fault tolerant computer according to the present invention.
(1) It is switchable between an arrangement in which the plural operation controllers are simultaneously operated so as to realize a multiple-redundant structure and another arrangement in which only one of the operation controllers is operated and the other one or more operation controllers are not operated at the same time by bypassing the non-operational side.
(2) It is switchable between an arrangement in which the plural operation controllers are simultaneously operated so as to make these operation controllers perform the same operational control for realizing a multiplexed system and another arrangement for distributed processing in which some operation controllers perform different control operations so as to distribute functions.
(3) It is switchable between an arrangement in which the plural operation controllers have different functional capabilities and another arrangement in which the plural operation controllers have equal functional capabilities.
Consequently, according to the fault tolerant computer having the parallel structure, an operation controller having a permanent or transient fault can be identified by comparing a target output from each operation controller of the redundant structure, and there is no necessity that the plural operation controllers be equal with each other. In the parallel structure, dynamic switching between different arrangements is possible, and the operational control capability of the system can be improved, and damage at a single point destroying all functions can be prevented.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a block diagram showing the construction of a fault tolerant computer as an embodiment according to the present invention.
FIG. 2 is a block diagram showing the internal structure of the judgment section in the fault tolerant computer of FIG. 1.
FIG. 3 is a timing chart showing the timing of the operations of the fault tolerant computer of FIG. 1.
FIG. 4 is a block diagram showing the construction of a conventional fault tolerant computer.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
An embodiment according to the present invention will be explained in detail with reference to the drawings.
FIG. 1 is a block diagram showing the structure of a fault tolerant computer as an embodiment according to the present invention.
With reference to FIG. 1, it is most desirable as an embodiment of the present invention that two sets of an operating controller and a judgment section be provided. In principle, the structure having n sets of an operating controller and a judgment section is possible; however, two sets are most efficient for decreasing the size, the weight, and the power consumption.
Judgment section 5 compares an output from operation controller 2 which is connected to the present judgment section (5) with an output from another operation controller 1 via another judgment section 3, and judges whether the output from the present operation controller 2 is proper with reference to signals from the other judgment section 3 and examination and diagnosis section 4.
The judgment section 3 has a similar comparison and judgment function with respect to the other side consisting of operation controller 2 and judgment section 5.
In a case in which operation controller 1 functions as a master and an output from this controller 1 is output to bus 20, when judgment section 5 judges that the output from operation controller 1 is incorrect and the output from operation controller 2 is correct, the section 5 outputs the output of operation controller 2 to bus 20 instead of judgment section 3, and processing is continued by operating the operation controller 2 as a master.
Any timing is possible for performing the above comparing operation, and any timing is also possible for outputting the output obtained from the operation controller to the bus 20.
Only when each of the operation controllers 1 and 2 outputs data to bus 20, the comparing and judging operation is performed. Therefore, there is no necessity that operation controllers 1 and 2 always perform similar operations. That is, the operation controllers 1 and 2 may respectively perform different operations except for the operation of outputting data to bus 20, and there is also no necessity that software programs for operating these controllers are the same. In addition, there is also no necessity that the operation controllers themselves are the same and different hardware arrangements are possible.
The judgment section 5 has a function of bypassing diagnosis signals from examination and diagnosis section 4 and judgment section 3. In this case, the system is equally constructed only by operation controller 1, judgment section 3, and examination and diagnosis section 4. In addition to this function, the power of operation controller 1 can be off so as to put this controller in a stand-by state.
According to modeling of reliability, the reliability of a stand-by redundant model, in which one of the doublet sections is normally made non-operational and is operated when the presently-operational section is damaged, is higher than that of a model in which both doublet sections are always operational. That is, in the structure of the present embodiment, it is possible to dynamically switch between a simultaneously operational doublet arrangement for detecting and correcting a transient fault and a stand-by redundant arrangement for improving long-term reliability. This switching can be performed according to a target objective.
As shown in FIG. 1, the judgment section 5 has an output line 19 for directly outputting a portion of the output from operation controller 2 without comparing this portion with an output from another operation controller. In this way, in the operation without using bus 20, the operation controller 2 can perform a different operation from that performed by the operation controller 1. That is, distributed and parallel processing is possible.
Hereinbelow, operations of the present embodiment will be explained in detail with reference to FIGS. 2 and 3.
FIG. 2 shows the internal structure of the judgment section 5 of the present fault tolerant computer. The judgment section 3 has a similar internal structure. The output from operation controller 2 is input into buffer 25. When the judgment section 5 functions as a master, relevant data is output from this buffer 25 to internal bus 20 of the system.
Next, data in the bus 20 is input into comparator 26 via input line 24. In the comparator, data output from the operation controller 2 is compared with the data output from the bus 20. If both data agree with each other, data stored in the buffer 25 is output outside the system. If disagreement of data is detected by the comparator 26, then data in a buffer in the judgment section 3 at the slave side is output outside the system. These situations are shown in the timing chart in FIG. 4. This operation is based on a premise that two or more errors do not simultaneously happen in a specific period, that is, only a single error may happen in a specific period. It is known that this premise can be satisfactorily used in practical applications.
Here, the judgment section 5 receives signals from the other judgment section 3 and the examination and diagnosis section 4, via lines 32 and 30 for inputting comparison results. These signals respectively indicate true or false comparison results of judgment section 3 and examination and diagnosis section 4. The judgment section 5 collates these results and a comparison result obtained in the section 5 itself so as to judge whether the output from operation controller 2 (connected to the present judgment section 5) is correct.
In the ordinary doublet structure of the operation controller and the judgment section, when disagreement is detected in the collation, it is generally impossible to judge which side is correct. Therefore, the examination and diagnosis section supplies additional information. Various methods are possible for obtaining such additional information. Here, two representative examples will be shown.
In the first example, diagnosis information of the operation controller before an output is output from this operation controller is input into the examination and diagnosis section. If disagreement is detected in the collation of the judgment section, then according to the diagnosis information input into the examination and diagnosis section, the output from the side which is regarded abnormal is judged to be erroneous. As the diagnosis information, data indicating a memory-accessing error or data indicating a watchdog-timer overflow may be used.
In the second example for using additional information, if disagreement is detected in the above collation, then data output from the operation controller at the master side is input into the examination and diagnosis section and recalculations are performed in both operation controllers. Data obtained by the recalculations and the data of the master side which was obtained just before the recalculations, that is, three sets of data are compared for judgment.
The method of the first example is mainly used for detecting a permanent damage (called a hard error), while the method of the second example is mainly used for detecting transient damage (called a soft error). According to these methods, even in a doublet system of the operation controller and the judgment section, when damage is detected, it is possible to judge the abnormal side.
The examination and diagnosis section can be constructed using much more simpler hardware in comparison with the structures of the operation controller and the judgment section. There is no necessity that the structure of the examination and diagnosis section has a similar structure to the operation controller and the judgment section, and the system as a resource can almost equal the construction of the doublet system. Therefore, the size, the weight, and the power consumption can be reduced. However, the examination and diagnosis section may have a structure similar to those of the other operation controller and judgment section. In this case, the system arrangement almost equals the triplet structure.
On the other hand, as shown in FIG. 2, buffer 25 comprises data output line 19 which is not connected to the internal bus 20 in the system. The data output via this output line 19 is not compared with data output from the other side. Therefore, it is possible to output a result of a different operation from that performed in the other side, and thus a parallel and function-distributed arrangement is realized.
In FIG. 2, master-authority transfer output 13, comparison results 32, 31, 24, and 30 can be bypassed. For performing the bypassing operation, processor 37 including a bypass switch, and switch 33 and 35 are provided. If the above possible elements (for the bypassing operation) are all bypassed, the present operation controller and the judgment section are separated from the system. If the power of these separated parts is turned off, a stand-by redundant arrangement is realized.
Hereinbelow, typical and concrete examples according to the above explained embodiment will be shown with reference to the drawings.
With reference to FIG. 2, the present embodiment can realize a fault tolerant computer whose structure can be dynamically changed. A typical concrete example is a computer system mounted in an artificial satellite, used for data processing or attitude and orbit control. Such a computer system is operated in space where no maintenance can be performed; thus, high reliability is necessary.
Here, two types of reliability should be considered. One is static reliability based on calculations for reducing the average length of time of failures, or the like, and the other is reliability for coping with transient damage which happens with certainty at a specific time and according to a specific operation. For better reliability, in the above-described doublet system, a stand-by redundant arrangement is chosen in the normal state, and before a critical event happens, both sides are made operational.
Next, typical operations relating the present embodiment of the present invention will be explained with reference to FIG. 2.
Typically, one side (of the doublet structure) is operational and the power of the other side is set to be off so as to realize a stand-by redundant arrangement. In this way, static reliability of the system can be improved. However, static reliability is insufficient for coping with transient damage, as described above. For example, regarding a computer system mounted in a space satellite, when attitude control is performed for putting the satellite into an orbit, an accurate operation must be performed at a specific time. In such a case, static reliability is insufficient and both sides in the system should be made operational so as to compare both sides.
Such a switching arrangement can be realized in the judgment section in FIG. 1 by switching the on-off states of each signal line (refer to FIG. 2) for operating the bypassing function.
If observation data or the like is processed, general operational capability of the computer system can be improved by operating both sides and simultaneously by distributing functions using parallel processing.
As a variation of the embodiment of the present invention, in the structure as shown in FIG. 1, different CPUs can be used for each operation controller and for each judgment section. In this case, regarding important data, outputs from both sides are compared with each other, and other data are distributed to each side according to the operational capabilities of the side.

Claims (12)

What is claimed is:
1. A fault tolerant computer comprising plural operations controllers, wherein when one of the operation controllers is damaged, the damaged operation controller is identified and separated from the system of the fault tolerant computer, and
the fault tolerant computer has a double-redundant structure including two of the operation controllers, and the double-redundant structure has:
a diagnosis section, connected to both the operation controllers, for obtaining from each operation controller additional diagnosis information for identifying and separating the damaged operation controller when one of the two operation controllers is damaged; and
two judgment sections connected to each operation controller and connected to each other, each judgment section for
comparing an output from the operation controller connected to the present judgment section with an output from the operation controller connected to the other judgment section, and
receiving a signal indicating a result of the comparison from the other judgment section, and collating this signal and a result of the comparison obtained in the present section with reference to the diagnosis information so as to judge whether the output from the operation controller connected to the present judgment section is correct.
2. A fault tolerant computer as claimed in claim 1, wherein each operation controller outputs diagnosis information into the diagnosis section before this operation controller outputs an output, and if disagreement is detected in the collation of the judgment section, then according to the input diagnosis information, it is judged whether the output from the operation controller connected to the present judgment section is correct.
3. A fault tolerant computer as claimed in claim 1, wherein if disagreement is detected in the collation of the judgment section, then the output from the operation controller connected to the present judgment section is input into the diagnosis section and recalculations are performed in both operation controllers, and outputs obtained by the recalculations and the output before the recalculations are compared for judging whether the output from the operation controller connected to the present judgment section is correct.
4. A fault tolerant computer as claimed in claim 1, further comprising means for separating the one side of the double-redundant structure from the system of the fault tolerant computer.
5. A fault tolerant computer as claimed in claim 4, further comprising means for setting power of the separated side to be off so as to make a stand-by redundant arrangement.
6. A fault tolerant computer as claimed in claim 1, further comprising means for directly outputting an output from the operation controller connected to the present judgment section without comparing it with an output from the operation controller connected to the other judgment section.
7. A fault tolerant computer as claimed in claim 1, wherein it is switchable between an arrangement in which the plural operation controllers are simultaneously operated so as to realize a multiple-redundant structure and another arrangement in which only one of the operation controllers is operated and another one or more operation controllers are not operated at the same time by bypassing the non-operational side.
8. A fault tolerant computer as claimed in claim 1, wherein it is switchable between an arrangement in which the plural operation controllers are simultaneously operated so as to make these operation controllers perform the same operational control for realizing a multiplexed system and another arrangement for distributed processing in which some operation controllers perform different control operations so as to distribute functions.
9. A fault tolerant computer as claimed in claim 1, wherein it is switchable between an arrangement in which the plural operation controllers have different functional capabilities and another arrangement in which the plural operation controllers have equal functional capabilities.
10. A fault tolerant computer comprising plural operation controllers, wherein when one of the operation controllers is damaged, the damaged operation controller is identified and separated from the system of the fault tolerant computer, and
the fault tolerant computer has a double-redundant structure including two of the operation controllers, a diagnostic unit to obtain additional diagnosis information for identifying and separating the damaged operation controller when one of the two operation controllers is damaged, and a switch arranged to separate the one side of the double-redundant structure from the system of the fault tolerant computer.
11. A fault tolerant computer as claimed in claim 10, further comprising a power switching unit arranged to set power of the separated side to be off so as to make a stand-by redundant arrangement.
12. A fault tolerant computer as claimed in claim 10, further comprising a direct output unit to directly output an output from the operation controller connected to the present judgment section without comparing it with an output from the operation controller connected to the other judgment section.
US09/187,483 1997-11-07 1998-11-06 Fault tolerant computer employing double-redundant structure Expired - Lifetime US6334194B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP9306074A JPH11143729A (en) 1997-11-07 1997-11-07 Fault tolerant computer
JP9-306074 1997-11-07

Publications (1)

Publication Number Publication Date
US6334194B1 true US6334194B1 (en) 2001-12-25

Family

ID=17952735

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/187,483 Expired - Lifetime US6334194B1 (en) 1997-11-07 1998-11-06 Fault tolerant computer employing double-redundant structure

Country Status (2)

Country Link
US (1) US6334194B1 (en)
JP (1) JPH11143729A (en)

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6510393B1 (en) * 1998-12-21 2003-01-21 Siemens Atkiengesellschaft Method for detecting faults in a switching device
US20030166591A1 (en) * 1999-02-26 2003-09-04 Martin Gleave TRPM-2 antisense therapy using an oligonucleotide having 2'-O-(2-methoxy)ethyl modifications
US6676621B1 (en) * 1998-10-28 2004-01-13 Fresenius Medical Care Deutschland Gmbh Blood treatment machine
US20050106124A1 (en) * 2003-02-25 2005-05-19 Sehgal Lakshman R. Therapeutic applications of thrombomodulin gene via viral and non-viral vectors
US20050240812A1 (en) * 2004-04-07 2005-10-27 International Business Machines Corporation Arbitration method and system for redundant controllers, with output interlock and automatic switching capabilities
EP1672501A2 (en) * 2004-12-20 2006-06-21 NEC Corporation Fault tolerant duplex computer system and its control method
US20060200278A1 (en) * 2005-03-02 2006-09-07 Honeywell International Inc. Generic software fault mitigation
US20100240740A1 (en) * 2002-12-02 2010-09-23 Biovec, Llc Ex vivo and in vivo expression of the thrombomodulin gene for the treatment of cardiovascular and peripheral vascular diseases
US20100247487A1 (en) * 2002-12-02 2010-09-30 Biovec, Llc In vivo and ex vivo gene transfer into renal tissue using gutless adenovirus vectors
JP2012038026A (en) * 2010-08-05 2012-02-23 Nippon Signal Co Ltd:The Dual arithmetic unit
DE102014218128B4 (en) * 2013-09-18 2017-06-08 Omron Automotive Electronics Co., Ltd. Motor control device for controlling an engine by means of a PWM method
US10202090B2 (en) * 2013-02-12 2019-02-12 Schaeffler Paravan Technologie Gmbh & Co. Kg Circuit for controlling an acceleration, braking and steering system of a vehicle

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100844101B1 (en) * 2005-11-16 2008-07-07 성균관대학교산학협력단 Dynamic window-based adaptive fault monitoring system and method thereof
JP2008102686A (en) * 2006-10-18 2008-05-01 Yokogawa Electric Corp Field controller
JP5025402B2 (en) * 2007-09-28 2012-09-12 株式会社日立製作所 High safety control device
JP5071369B2 (en) * 2008-12-26 2012-11-14 日本電気株式会社 Server device
JP4739432B2 (en) * 2009-02-25 2011-08-03 富士通株式会社 Redundant system, control device, and control method
JP5333303B2 (en) * 2010-03-12 2013-11-06 トヨタ自動車株式会社 Control device
JP6046888B2 (en) * 2011-10-18 2016-12-21 日本信号株式会社 Fail-safe microcomputer

Citations (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5481741A (en) 1977-12-13 1979-06-29 Fujitsu Ltd Data processing system
JPS54139446A (en) 1978-04-21 1979-10-29 Toshiba Corp Process mode control unit
JPS5635254A (en) 1979-08-29 1981-04-07 Yokogawa Hokushin Electric Corp Processor back-up system
JPS573148A (en) 1980-06-06 1982-01-08 Hitachi Ltd Diagnostic system for other system
US4358823A (en) * 1977-03-25 1982-11-09 Trw, Inc. Double redundant processor
JPS6285345A (en) 1985-08-01 1987-04-18 ハネウエル・インコーポレーテッド Automatic flight controller having several varied data processing channel
JPH01267701A (en) 1988-04-20 1989-10-25 Toshiba Corp Digital controller for controlling power
JPH01288298A (en) 1988-05-17 1989-11-20 Matsushita Electric Ind Co Ltd Cover device for clothing dryer
JPH0272445A (en) 1988-09-07 1990-03-12 Nec Corp System file confirming system
JPH02118846A (en) 1988-10-28 1990-05-07 Nec Corp Cpu board circuit for fault tolerant system
JPH0471037A (en) 1990-07-12 1992-03-05 Toshiba Corp Duplex system for electronic computer
JPH0478902A (en) 1990-07-23 1992-03-12 Toshiba Corp Bus controller
US5099485A (en) * 1987-09-04 1992-03-24 Digital Equipment Corporation Fault tolerant computer systems with fault isolation and repair
JPH0581056A (en) 1991-09-19 1993-04-02 Toshiba Corp Duplex system for electronic computer
JPH05282168A (en) 1992-03-30 1993-10-29 Hitachi Ltd Fault tolerant computer
JPH06149605A (en) 1992-11-06 1994-05-31 Nec Corp Fault-tolerant computer system
US5345566A (en) * 1991-01-25 1994-09-06 Hitachi, Ltd. Method and apparatus for controlling dual bus system
US5367668A (en) * 1993-02-26 1994-11-22 Stratus Computer, Inc. Method and apparatus for fault-detection
JPH07219803A (en) 1994-01-31 1995-08-18 Nec Corp Multiplex computer control system
JPH0844637A (en) 1994-07-29 1996-02-16 Toshiba Corp Computer system provided with data transfer control function
US5495579A (en) * 1994-03-25 1996-02-27 Bull Hn Information Systems Inc. Central processor with duplicate basic processing units employing multiplexed cache store control signals to reduce inter-unit conductor count
US5550736A (en) * 1993-04-27 1996-08-27 Honeywell Inc. Fail-operational fault tolerant flight critical computer architecture and monitoring method
US5630045A (en) * 1994-12-06 1997-05-13 International Business Machines Corporation Device and method for fault tolerant dual fetch and store
US5666484A (en) * 1988-09-14 1997-09-09 Hitachi, Ltd. Control method for distributed processing system
US5696895A (en) * 1995-05-19 1997-12-09 Compaq Computer Corporation Fault tolerant multiple network servers
US5784547A (en) * 1995-03-16 1998-07-21 Abb Patent Gmbh Method for fault-tolerant communication under strictly real-time conditions
US5991518A (en) * 1997-01-28 1999-11-23 Tandem Computers Incorporated Method and apparatus for split-brain avoidance in a multi-processor system
US6032265A (en) * 1995-07-18 2000-02-29 Hitachi, Ltd. Fault-tolerant computer system
US6173414B1 (en) * 1998-05-12 2001-01-09 Mcdonnell Douglas Corporation Systems and methods for reduced error detection latency using encoded data

Patent Citations (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4358823A (en) * 1977-03-25 1982-11-09 Trw, Inc. Double redundant processor
JPS5481741A (en) 1977-12-13 1979-06-29 Fujitsu Ltd Data processing system
JPS54139446A (en) 1978-04-21 1979-10-29 Toshiba Corp Process mode control unit
JPS5635254A (en) 1979-08-29 1981-04-07 Yokogawa Hokushin Electric Corp Processor back-up system
JPS573148A (en) 1980-06-06 1982-01-08 Hitachi Ltd Diagnostic system for other system
JPS6285345A (en) 1985-08-01 1987-04-18 ハネウエル・インコーポレーテッド Automatic flight controller having several varied data processing channel
US4787041A (en) 1985-08-01 1988-11-22 Honeywell Data control system for digital automatic flight control system channel with plural dissimilar data processing
US5099485A (en) * 1987-09-04 1992-03-24 Digital Equipment Corporation Fault tolerant computer systems with fault isolation and repair
JPH01267701A (en) 1988-04-20 1989-10-25 Toshiba Corp Digital controller for controlling power
JPH01288298A (en) 1988-05-17 1989-11-20 Matsushita Electric Ind Co Ltd Cover device for clothing dryer
JPH0272445A (en) 1988-09-07 1990-03-12 Nec Corp System file confirming system
US5666484A (en) * 1988-09-14 1997-09-09 Hitachi, Ltd. Control method for distributed processing system
JPH02118846A (en) 1988-10-28 1990-05-07 Nec Corp Cpu board circuit for fault tolerant system
JPH0471037A (en) 1990-07-12 1992-03-05 Toshiba Corp Duplex system for electronic computer
JPH0478902A (en) 1990-07-23 1992-03-12 Toshiba Corp Bus controller
US5345566A (en) * 1991-01-25 1994-09-06 Hitachi, Ltd. Method and apparatus for controlling dual bus system
JPH0581056A (en) 1991-09-19 1993-04-02 Toshiba Corp Duplex system for electronic computer
JPH05282168A (en) 1992-03-30 1993-10-29 Hitachi Ltd Fault tolerant computer
JPH06149605A (en) 1992-11-06 1994-05-31 Nec Corp Fault-tolerant computer system
US5367668A (en) * 1993-02-26 1994-11-22 Stratus Computer, Inc. Method and apparatus for fault-detection
US5550736A (en) * 1993-04-27 1996-08-27 Honeywell Inc. Fail-operational fault tolerant flight critical computer architecture and monitoring method
JPH07219803A (en) 1994-01-31 1995-08-18 Nec Corp Multiplex computer control system
US5495579A (en) * 1994-03-25 1996-02-27 Bull Hn Information Systems Inc. Central processor with duplicate basic processing units employing multiplexed cache store control signals to reduce inter-unit conductor count
JPH0844637A (en) 1994-07-29 1996-02-16 Toshiba Corp Computer system provided with data transfer control function
US5630045A (en) * 1994-12-06 1997-05-13 International Business Machines Corporation Device and method for fault tolerant dual fetch and store
US5784547A (en) * 1995-03-16 1998-07-21 Abb Patent Gmbh Method for fault-tolerant communication under strictly real-time conditions
US5696895A (en) * 1995-05-19 1997-12-09 Compaq Computer Corporation Fault tolerant multiple network servers
US6032265A (en) * 1995-07-18 2000-02-29 Hitachi, Ltd. Fault-tolerant computer system
US5991518A (en) * 1997-01-28 1999-11-23 Tandem Computers Incorporated Method and apparatus for split-brain avoidance in a multi-processor system
US6173414B1 (en) * 1998-05-12 2001-01-09 Mcdonnell Douglas Corporation Systems and methods for reduced error detection latency using encoded data

Cited By (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6676621B1 (en) * 1998-10-28 2004-01-13 Fresenius Medical Care Deutschland Gmbh Blood treatment machine
US6510393B1 (en) * 1998-12-21 2003-01-21 Siemens Atkiengesellschaft Method for detecting faults in a switching device
US20030166591A1 (en) * 1999-02-26 2003-09-04 Martin Gleave TRPM-2 antisense therapy using an oligonucleotide having 2'-O-(2-methoxy)ethyl modifications
US8236300B2 (en) 2002-12-02 2012-08-07 Biovec, Llc In vivo and ex vivo gene transfer into renal tissue using gutless adenovirus vectors
US8242095B2 (en) 2002-12-02 2012-08-14 Biovec, Llc In vivo and ex vivo gene transfer into renal tissue using gutless adenovirus vectors
US9353383B2 (en) 2002-12-02 2016-05-31 Biovec, Llc Vivo and ex vivo gene transfer into renal tissue using gutless adenovirus vectors
US8420075B2 (en) 2002-12-02 2013-04-16 Biovec, Llc Ex vivo and in vivo expression of the thrombomodulin gene for the treatment of cardiovascular and peripheral vascular diseases
US8367056B2 (en) 2002-12-02 2013-02-05 Biovec, Llc In vivo and ex vivo gene transfer into renal tissue using gutless adenovirus vectors
US8048410B2 (en) 2002-12-02 2011-11-01 Biovec, Llc In vivo and ex vivo gene transfer into renal tissue using gutless adenovirus vectors
US20110196023A1 (en) * 2002-12-02 2011-08-11 Biovec, Llc In vivo and ex vivo gene transfer into renal tissue using gutless adenovirus vectors
US20110196022A1 (en) * 2002-12-02 2011-08-11 Biovec, Llc In vivo and ex vivo gene transfer into renal tissue using gutless adenovirus vectors
US20100247487A1 (en) * 2002-12-02 2010-09-30 Biovec, Llc In vivo and ex vivo gene transfer into renal tissue using gutless adenovirus vectors
US20100240740A1 (en) * 2002-12-02 2010-09-23 Biovec, Llc Ex vivo and in vivo expression of the thrombomodulin gene for the treatment of cardiovascular and peripheral vascular diseases
US20050106124A1 (en) * 2003-02-25 2005-05-19 Sehgal Lakshman R. Therapeutic applications of thrombomodulin gene via viral and non-viral vectors
US20050240812A1 (en) * 2004-04-07 2005-10-27 International Business Machines Corporation Arbitration method and system for redundant controllers, with output interlock and automatic switching capabilities
US7681073B2 (en) 2004-04-07 2010-03-16 International Business Machines Corporation Arbitration system for redundant controllers, with output interlock and automatic switching capabilities
US7290170B2 (en) 2004-04-07 2007-10-30 International Business Machines Corporation Arbitration method and system for redundant controllers, with output interlock and automatic switching capabilities
US20070240016A1 (en) * 2004-04-07 2007-10-11 International Business Machines Corporation Arbitration method and system for redundant controllers, with output interlock and automatic switching capabilities
US7461291B2 (en) * 2004-04-07 2008-12-02 International Business Machines Corporation Arbitration method and system for redundant controllers, with output interlock and automatic switching capabilities
US20090055002A1 (en) * 2004-04-07 2009-02-26 International Business Machines Corporation Arbitration system for redundant controllers, with output interlock and automatic switching capabilities
EP1672501A2 (en) * 2004-12-20 2006-06-21 NEC Corporation Fault tolerant duplex computer system and its control method
EP1672501A3 (en) * 2004-12-20 2012-06-20 NEC Corporation Fault tolerant duplex computer system and its control method
WO2006121483A3 (en) * 2005-03-02 2007-08-09 Honeywell Int Inc Generic software fault mitigation
WO2006121483A2 (en) * 2005-03-02 2006-11-16 Honeywell International Inc. Generic software fault mitigation
US20060200278A1 (en) * 2005-03-02 2006-09-07 Honeywell International Inc. Generic software fault mitigation
JP2012038026A (en) * 2010-08-05 2012-02-23 Nippon Signal Co Ltd:The Dual arithmetic unit
US10202090B2 (en) * 2013-02-12 2019-02-12 Schaeffler Paravan Technologie Gmbh & Co. Kg Circuit for controlling an acceleration, braking and steering system of a vehicle
DE102014218128B4 (en) * 2013-09-18 2017-06-08 Omron Automotive Electronics Co., Ltd. Motor control device for controlling an engine by means of a PWM method

Also Published As

Publication number Publication date
JPH11143729A (en) 1999-05-28

Similar Documents

Publication Publication Date Title
US6334194B1 (en) Fault tolerant computer employing double-redundant structure
US4327437A (en) Reconfiguring redundancy management
KR100369492B1 (en) Microprocessor system for safety-critical regulating system
US6823251B1 (en) Microprocessor system for safety-critical control systems
US20060150009A1 (en) Computer system and method for dealing with errors
EP0760973B1 (en) Method and apparatus for implementing a databus voter to select the command signals from one of several redundant asynchronous digital processing units
US6279072B1 (en) Reconfigurable memory with selectable error correction storage
US20050278567A1 (en) Redundant processing architecture for single fault tolerance
WO2002084490A3 (en) Providing fault-tolerance by comparing addresses and data from redundant processors running in lock-step
JPH06342381A (en) Majority decision circuit, control unit, and semiconductor integrated circuit for majority decision
EP0190034A2 (en) Multi-channel redundant processing systems
US6212134B1 (en) Watch dog timer system
US20090217107A1 (en) Method and Device for Data Processing
US5278843A (en) Multiple processor system and output administration method thereof
US20040199824A1 (en) Device for safety-critical applications and secure electronic architecture
US20100295571A1 (en) Device and Method for Configuring a Semiconductor Circuit
JPS62293441A (en) Data outputting system
US11379297B2 (en) System and method to provide safety partition for automotive system-on-a-chip
EP3594780B1 (en) Intelligent load shedding for multi-channel processing systems
JP2005092621A (en) Electronic control device
JP3009504B2 (en) Fault-tolerant computer systems
JP2654072B2 (en) Fault tolerant computer equipment
JP3298989B2 (en) Failure detection / automatic embedded device
JPH0198034A (en) Multiplex redundant system circuit
JPS60189002A (en) Multiplexing controller

Legal Events

Date Code Title Description
AS Assignment

Owner name: NEC CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HIHARA, HIROKI;REEL/FRAME:009575/0368

Effective date: 19981029

AS Assignment

Owner name: NEC TOSHIBA SPACE SYSTEMS, LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEC CORPORATION;REEL/FRAME:012349/0074

Effective date: 20011130

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: NEC SPACE TECHNOLOGIES, LTD., JAPAN

Free format text: CHANGE OF NAME;ASSIGNOR:NEC TOSHIBA SPACE SYSTEMS, LTD.;REEL/FRAME:036787/0346

Effective date: 20150515